A multi-tile reconfigurable platform design for DSP applications

Jer-Min Jou, Chien Ming Sun, Yuan Chin Wu, Ming Chao Lee, Ye Xuan Yan, Hong Yi Su, Haoi Yang

Research output: Chapter in Book/Report/Conference proceedingConference contribution

1 Citation (Scopus)

Abstract

Microprocessors are increasingly supplemented with reconfigurable logic, such as field-programmable gate arrays (FPGAs), in embedded system. Because the reconfigurable architecture provide extremely advantages such as reducing the cost, time and complexity of design, and diminishing the difficulties and improving the integrating of IP components. Here, we presented an efficient multi-tile reconfigurable hardware platform with the coarse-grained floating-point function units for fast multimedia signal processing. We have verified the platform by an example of mapping an audio encoder on the ARM Integrator, and experimental results show that the average speedup is 3.316 compared with the software-only approach.

Original languageEnglish
Title of host publicationProceedings of the Second IASTED International Multi-Conference on Automation, Control, and Information Technology - Signal and Image Processing
Pages325-330
Number of pages6
Volume2005
Publication statusPublished - 2005
Event2nd IASTED International Multi-Conference on Automation, Control, and Information Technology - Signal and Image Processing - Novosibirsk, Russian Federation
Duration: 2005 Jun 202005 Jun 24

Other

Other2nd IASTED International Multi-Conference on Automation, Control, and Information Technology - Signal and Image Processing
Country/TerritoryRussian Federation
CityNovosibirsk
Period05-06-2005-06-24

All Science Journal Classification (ASJC) codes

  • Engineering(all)

Fingerprint

Dive into the research topics of 'A multi-tile reconfigurable platform design for DSP applications'. Together they form a unique fingerprint.

Cite this