TY - GEN
T1 - A Selective Write Strategy for the Elimination of Write Disturb Errors on Nonvolatile Memory Caches
AU - Hsieh, Yun Shan
AU - Chen, Yi Hua
AU - Tang, Yu Ping
AU - Huang, Po Chun
N1 - Publisher Copyright:
© 2019 IEEE.
PY - 2019/10
Y1 - 2019/10
N2 - Recently, the rapid development of modern nonvolatile memories (NVMs) have renovated the designs of computing systems. However, the unique characteristics of NVMs often degrade the performance, reliability, or lifetime of existing designs of the memory-storage subsystem. In particular, the slow write performance and high write energy of many NVMs inspired many research proposals that aim to reduce the NVM write traffic, such as the differential write technique. On the other hand, some NVMs have write disturbance problem, and an NVM cell might be erroneously changed when its neighboring NVM cells are programmed. Although the differential write technique is proven effective in reducing the NVM write traffic, the write disturbance problem might be considerably exacerbated due to the selective random updates to the cells in a machine word, thereby affecting the reliability of data. In this work, we discuss the potential techniques that alleviate write disturbance problem while still providing good perfor-mance/energy of write operations to an NVM-based buffer cache.
AB - Recently, the rapid development of modern nonvolatile memories (NVMs) have renovated the designs of computing systems. However, the unique characteristics of NVMs often degrade the performance, reliability, or lifetime of existing designs of the memory-storage subsystem. In particular, the slow write performance and high write energy of many NVMs inspired many research proposals that aim to reduce the NVM write traffic, such as the differential write technique. On the other hand, some NVMs have write disturbance problem, and an NVM cell might be erroneously changed when its neighboring NVM cells are programmed. Although the differential write technique is proven effective in reducing the NVM write traffic, the write disturbance problem might be considerably exacerbated due to the selective random updates to the cells in a machine word, thereby affecting the reliability of data. In this work, we discuss the potential techniques that alleviate write disturbance problem while still providing good perfor-mance/energy of write operations to an NVM-based buffer cache.
UR - http://www.scopus.com/inward/record.url?scp=85094640869&partnerID=8YFLogxK
UR - http://www.scopus.com/inward/citedby.url?scp=85094640869&partnerID=8YFLogxK
U2 - 10.1109/ICICE49024.2019.9117270
DO - 10.1109/ICICE49024.2019.9117270
M3 - Conference contribution
AN - SCOPUS:85094640869
T3 - Proceedings of the 2019 8th International Conference on Innovation, Communication and Engineering, ICICE 2019
SP - 10
EP - 13
BT - Proceedings of the 2019 8th International Conference on Innovation, Communication and Engineering, ICICE 2019
A2 - Chang, Shoou-Jinn
A2 - Young, Sheng-Joue
A2 - Lam, Artde Donald Kin-Tak
A2 - Ji, Liang-Wen
A2 - Lu, Hao-Ying
A2 - Prior, Stephen D.
PB - Institute of Electrical and Electronics Engineers Inc.
T2 - 8th International Conference on Innovation, Communication and Engineering, ICICE 2019
Y2 - 25 October 2019 through 30 October 2019
ER -