Abstract
This paper proposes a novel method to reduce the peak power of multiple scan chain based circuits during testing. The peak periodicity and the peak width of the power waveforms for scan-based circuits are analyzed. An interleaving scan architecture based on adding delay buffers among the scan chains is developed which can significantly reduce the peak power. This method can be efficiently integrated with a recently proposed broadcast multiple scan architecture due to the sharing of scan patterns. The effects of the interleaving scan technique applied to the conventional multiple scan and the broadcast multiple scan with 10 scan chains are investigated. Up to 51% peak power reduction can be achieved when the data output of a scan cell is affected by the scan path during scan. When the data output is disabled during scan, up to 76% of peak-power reduction is observed.
Original language | English |
---|---|
Pages (from-to) | 627-636 |
Number of pages | 10 |
Journal | Journal of Electronic Testing: Theory and Applications (JETTA) |
Volume | 18 |
Issue number | 6 |
DOIs | |
Publication status | Published - 2002 Dec |
All Science Journal Classification (ASJC) codes
- Electrical and Electronic Engineering