Abstract
A higher reference clock frequency of counter in counter-based digital pulse-width modulator results in a higher quantisation resolution or higher switching frequency. A half-clock frequency scheme and various implementations of double edge-triggered counter are proposed in this article to cut the reference clock frequency and dynamic power consumption in half while maintaining the quantisation resolution and switching frequency unchanged. In other words, the resolution or switching frequency can be doubled with a prime reference clock frequency. Simulation result proves the feasibility of proposed half-clock frequency scheme and its implementations.
| Original language | English |
|---|---|
| Pages (from-to) | 459-465 |
| Number of pages | 7 |
| Journal | International Journal of Electronics Letters |
| Volume | 4 |
| Issue number | 4 |
| DOIs | |
| Publication status | Published - 2016 Oct 1 |
All Science Journal Classification (ASJC) codes
- Electronic, Optical and Magnetic Materials
- Instrumentation
- Computer Networks and Communications
- Electrical and Electronic Engineering
Fingerprint
Dive into the research topics of 'Half-clock frequency scheme for counter-based digital pulse-width modulator'. Together they form a unique fingerprint.Cite this
- APA
- Author
- BIBTEX
- Harvard
- Standard
- RIS
- Vancouver