Abstract
The authors present a simple and fast online lossless compression design to encode the vector quantised indexes for 2-D still images. The computation complexity of the method is quite low and its memory requirement is small. Experimental simulations show that the proposed scheme achieves better compression efficiency than existing lossless index coding schemes. An efficient VLSI architecture for this scheme is developed and yields a processing rate of about 83.3 mega-indexes per second. The hardware architecture is implemented using an Altera FPGA chip. A demonstration system is also built by integrating the chip with an 8051 microprocessor to verify the performance of the VLSI architecture.
Original language | English |
---|---|
Pages (from-to) | 109-117 |
Number of pages | 9 |
Journal | IEE Proceedings: Circuits, Devices and Systems |
Volume | 152 |
Issue number | 2 |
DOIs | |
Publication status | Published - 2005 Apr 1 |
All Science Journal Classification (ASJC) codes
- Electrical and Electronic Engineering