跳至主導覽 跳至搜尋 跳過主要內容

A High-Speed and EDP-Efficient Range-Matching Scheme for Packet Classification

  • Jian Wei Zhang
  • , Ming Yan Yu
  • , Din Da Liu
  • , Xiao Feng Huang

研究成果: Article同行評審

5   !!Link opens in a new tab 引文 斯高帕斯(Scopus)

摘要

A range-matching scheme for packet classification (PC) that greatly improves search speed is presented. It effectively reduces the energy delay product (EDP) and increases the storage efficiency by up to 2.5 times over conventional ternary content addressable memories (TCAMs) under typical PC rule sets. Simulation results show that the proposed 16-bit range-matching word (RMW) achieves a 1.53-ns search time, which is a 70.5% delay reduction over that by Kim et al. The EDP index is also reduced to 45% that by Kim et al. A 64 word × 144 bit prototype chip whose word circuit comprises two 16-bit RMWs, a 104-bit TCAM word, and an 8-bit filter implemented using a 3.3-V 0.35-μm complementary metal-oxide-semiconductor (CMOS) process achieves a 2.5-ns range-matching delay time with an energy index of 28.7 fJ/bit/search for the total word circuit.

原文English
頁(從 - 到)729-733
頁數5
期刊IEEE Transactions on Circuits and Systems II: Express Briefs
56
發行號9
DOIs
出版狀態Published - 2009

All Science Journal Classification (ASJC) codes

  • 電氣與電子工程

指紋

深入研究「A High-Speed and EDP-Efficient Range-Matching Scheme for Packet Classification」主題。共同形成了獨特的指紋。

引用此