跳至主導覽 跳至搜尋 跳過主要內容

A system-level network virtual platform for IPsec processor development

研究成果: Article同行評審

1   !!Link opens in a new tab 引文 斯高帕斯(Scopus)

摘要

Developing a complex network accelerator like an IPsec processor is a great challenge. To this end, we propose a Network Virtual Platform (NetVP) that consists of one or more virtual host (vHOST) modules and virtual local area network (vLAN) modules to support electronic system level (ESL) top-down design flow as well as provide the on-line verification throughout the entire development process. The on-line verification capability of NetVP enables the designed target to communicate with a real network for system validation. For ESL top-down design flow, we also propose untimed and timed interfaces to support hardware/software co-simulation. In addition, the NetVP can be used in conjunction with any ESL development platform through the untimed/timed interface. System development that uses this NetVP is efficient and flexible since it allows the designer to explore design spaces such as the network bandwidth and system architecture easily. The NetVP can also be applied to the development of other kinds of network accelerators.

原文English
頁(從 - 到)1095-1104
頁數10
期刊IEICE Transactions on Information and Systems
E96-D
發行號5
DOIs
出版狀態Published - 2013 5月

All Science Journal Classification (ASJC) codes

  • 軟體
  • 硬體和架構
  • 電腦視覺和模式識別
  • 電氣與電子工程
  • 人工智慧

指紋

深入研究「A system-level network virtual platform for IPsec processor development」主題。共同形成了獨特的指紋。

引用此