An on-chip march pattern generator for testing embedded memory cores

W. L. Wang, K. J. Lee, J. F. Wang

研究成果: Article同行評審

16 引文 斯高帕斯(Scopus)

摘要

In this correspondence, we propose an effective approach to integrate 40 existing march algorithms into an embedded low hardware overhead test pattern generator to test the various kinds of word-oriented memory cores. Each march algorithm is characterized by several sets of up/down address orders, read/write signals, read/write data, and lengths of read/write operations. These characteristics are stored on chip so that any desired march algorithm can be generated with very little external control. An efficient procedure to reduce the memory storage for these characteristics is presented. We use only two programmable cyclic shift registers to generate the various read/write signals and data within the steps of the algorithms. Therefore, the proposed pattern generator is capable of generating any march algorithm with small area overhead.

原文English
頁(從 - 到)730-735
頁數6
期刊IEEE Transactions on Very Large Scale Integration (VLSI) Systems
9
發行號5
DOIs
出版狀態Published - 2001 10月

All Science Journal Classification (ASJC) codes

  • 軟體
  • 硬體和架構
  • 電氣與電子工程

指紋

深入研究「An on-chip march pattern generator for testing embedded memory cores」主題。共同形成了獨特的指紋。

引用此