摘要
Fault-based side-channel cryptanalysis is a useful technique against symmetrical and asymmetrical encryption/decryption algorithms. Thus, eliminating cryptographic computation errors become critical in preventing such kind of attacks. A simple way to eliminating cryptographic computation errors is to output correct or corrected ciphers. Multiplication is the most important finite field arithmetic operation in the cryptographic computations. By using time redundancy technique, a novel dual basis (DB) multiplier over Galois fields (2m) will be presented with lower space complexity and feedback-free property. Based on the proposed feedback-free DB multiplier, the DB multiplier with a concurrent error detection (CED) capability is also easily developed. Compared with the existing DB multiplier with CED capability, the proposed one saves about 90 of time-area complexity. No existing DB multiplier in the literature has concurrent error correction (CEC) capability. Based on the proposed DB multiplier, a novel DB multiplier with CEC capability is easily designed. The proposed DB multiplier with CEC capability requires only about 3 of extra space complexity and 15 of time complexity when compared with the proposed DB multiplier without CEC.
| 原文 | English |
|---|---|
| 頁(從 - 到) | 22-40 |
| 頁數 | 19 |
| 期刊 | IET Circuits, Devices and Systems |
| 卷 | 3 |
| 發行號 | 1 |
| DOIs | |
| 出版狀態 | Published - 2009 |
All Science Journal Classification (ASJC) codes
- 控制與系統工程
- 電氣與電子工程
指紋
深入研究「Concurrent error detection and correction in dual basis multiplier over GF(2m)」主題。共同形成了獨特的指紋。引用此
- APA
- Author
- BIBTEX
- Harvard
- Standard
- RIS
- Vancouver