跳至主導覽 跳至搜尋 跳過主要內容

Conditional capacitor averaging technique to reduce nonlinearity induced by capacitor mismatch in 2.5-bit/stage pipelined ADCs

研究成果: Conference contribution

摘要

This paper presents a conditional capacitor averaging technique to enhance the linearity of 2.5-bit/stage high-resolution pipelined ADCs with capacitor mismatch. Design concepts of capacitor averaging and sorting techniques are employed to mitigate the error effect of capacitor mismatch. Moreover, the sorted capacitors and digital-to-digital converter (DAC) voltages in a 2.5-bit multiplying analog-to-digital converter (MDAC) are well configured to further enhance the linearity of the pipelined ADC. Only slight circuit modification of an MDAC and minor additional digital circuits are required for a pipelined ADC with the proposed technique. Simulation results demonstrate that dynamic and static performances of a 14-bit 2.5-bit/stage pipelined ADCs are improved significantly compared with previous techniques.

原文English
主出版物標題2010 International Symposium on Next-Generation Electronics, ISNE 2010 - Conference Program
頁面139-142
頁數4
DOIs
出版狀態Published - 2010
事件2010 International Symposium on Next-Generation Electronics, ISNE 2010 - Kaohsiung, Taiwan
持續時間: 2010 11月 182010 11月 19

出版系列

名字2010 International Symposium on Next-Generation Electronics, ISNE 2010 - Conference Program

Other

Other2010 International Symposium on Next-Generation Electronics, ISNE 2010
國家/地區Taiwan
城市Kaohsiung
期間10-11-1810-11-19

All Science Journal Classification (ASJC) codes

  • 電氣與電子工程

指紋

深入研究「Conditional capacitor averaging technique to reduce nonlinearity induced by capacitor mismatch in 2.5-bit/stage pipelined ADCs」主題。共同形成了獨特的指紋。

引用此