摘要
This paper presents a novel circuit for the k-WTA/Sorting network that processes eight 8-bit patterns. This design is based on a maskable WTA/MAX circuit which generates maximum value and winner with maskable skill. It can obtain the whole system functions: WTA/MAX/k-WTA/Sorter without adding any extra components. The proposed hardware architecture features layout regularity and interconnection compactness, thus it can be exploited to obtain a small and efficient hardware implementation. The chip was fabricated with the TSMC 0.35□m SPQM CMOS process. Experimental results indicate this chip can work up to 66MHz with the power consumption less than 10mW at 3.3V supply voltage. This design is suitable for VLSI implementation. It can also be applied well when being embedded in digital signal processors.
原文 | English |
---|---|
頁面 | 69-72 |
頁數 | 4 |
出版狀態 | Published - 2001 |
事件 | 2001 International Symposium on VLSI Technology, Systems, and Applications, Proceedings - Hsinchu, Taiwan 持續時間: 2001 4月 18 → 2001 4月 20 |
Other
Other | 2001 International Symposium on VLSI Technology, Systems, and Applications, Proceedings |
---|---|
國家/地區 | Taiwan |
城市 | Hsinchu |
期間 | 01-04-18 → 01-04-20 |
All Science Journal Classification (ASJC) codes
- 電子、光磁材料
- 凝聚態物理學
- 電氣與電子工程