TY - JOUR
T1 - Design optimization for integrated neural recording systems
AU - Chae, Moo Sung
AU - Liu, Wentai
AU - Sivaprakasam, Mohanasankar
PY - 2008/9
Y1 - 2008/9
N2 - Power and chip area are the most important parameters in designing a neural recording system in vivo. This paper reports a design methodology for an optimized integrated neural recording system. Electrode noise is considered in determining the ADC's resolution to prevent over-design of the ADC, which leads to unnecessary power consumption and chip area. The optimal transconductance and gain of the pre-amplifiers, which minimizes the power-area product of the amplifier, are mathematically derived. A numerical example using actual circuit parameters is shown to demonstrate the design methodology. A tradeoff between the power consumption of the system and the chip area in terms of the multiplexing ratio is investigated and the optimal number of channels per ADC is selected to achieve the minimum power-area product for the entire system. Following the proposed design methodology, a chip has been designed in 0.35 μm CMOS process, with the multiplexing ratio of 16:1, resulting in total chip area of 2.5 mm × 2.0 mm and power consumption of 5.3 mW from ±1.65 V.
AB - Power and chip area are the most important parameters in designing a neural recording system in vivo. This paper reports a design methodology for an optimized integrated neural recording system. Electrode noise is considered in determining the ADC's resolution to prevent over-design of the ADC, which leads to unnecessary power consumption and chip area. The optimal transconductance and gain of the pre-amplifiers, which minimizes the power-area product of the amplifier, are mathematically derived. A numerical example using actual circuit parameters is shown to demonstrate the design methodology. A tradeoff between the power consumption of the system and the chip area in terms of the multiplexing ratio is investigated and the optimal number of channels per ADC is selected to achieve the minimum power-area product for the entire system. Following the proposed design methodology, a chip has been designed in 0.35 μm CMOS process, with the multiplexing ratio of 16:1, resulting in total chip area of 2.5 mm × 2.0 mm and power consumption of 5.3 mW from ±1.65 V.
UR - http://www.scopus.com/inward/record.url?scp=52249113332&partnerID=8YFLogxK
UR - http://www.scopus.com/inward/citedby.url?scp=52249113332&partnerID=8YFLogxK
U2 - 10.1109/JSSC.2008.2001877
DO - 10.1109/JSSC.2008.2001877
M3 - Article
AN - SCOPUS:52249113332
SN - 0018-9200
VL - 43
SP - 1931
EP - 1939
JO - IEEE Journal of Solid-State Circuits
JF - IEEE Journal of Solid-State Circuits
IS - 9
M1 - 4625992
ER -