TY - GEN
T1 - Effective Computational Models for Addressing Asymmetric Warping of Fan-Out Reconstituted Wafer Packaging
AU - Lee, Yu Chin
AU - Chen, Chia Yu
AU - Chen, Kuo Shen
AU - Wong, Jen Hsien
AU - Lai, Wei Hong
AU - Chen, Tang Yuan
AU - Chen, Dao Long
AU - Tarng, David
N1 - Funding Information:
This work is supported by Ministry of Science and Technology (MOST) of Taiwan under the contracts MOST-110-2221-E-006-172, A1101-0088 and Advanced Semiconductor Engineering, Inc. under the contract B110-K079.
Publisher Copyright:
© 2022 IEEE.
PY - 2022
Y1 - 2022
N2 - Fan-out packaging has been treated as one of the most capable wafer-level packaging scheme but it usually accompanies with significant wafer warpage. In particular, asymmetric warping is frequently reported to cause numerous severe problems and should be properly resolved. Traditionally, full scale finite element simulations are usually used for addressing the needs and for providing possible engineering solutions. However, its case-by-case nature and enormous computational effort usually make it extremely inefficient for performing full scale simulation at the early design evaluation stage, where efficient semi-analytical or efficient numerical models should be used. In this work, full fan-out structures are firstly simplified into bi-layer equivalent structures and both the semi-analytical bifurcation temperature and post-bifurcation warpage predictions are then developed based on their original ideal analytical form for counting the needs in engineering applications. Through the comparison and correction using 3D finite element simulations, the developed models should be effective for providing trend and parameter- dependent predictions. Finally, essential preparations on building process emulator for chip-first or -last processes are presented to serve as the benchmarks for evaluating the performance of subsequent simplified process emulator in packaging warpage analyses.
AB - Fan-out packaging has been treated as one of the most capable wafer-level packaging scheme but it usually accompanies with significant wafer warpage. In particular, asymmetric warping is frequently reported to cause numerous severe problems and should be properly resolved. Traditionally, full scale finite element simulations are usually used for addressing the needs and for providing possible engineering solutions. However, its case-by-case nature and enormous computational effort usually make it extremely inefficient for performing full scale simulation at the early design evaluation stage, where efficient semi-analytical or efficient numerical models should be used. In this work, full fan-out structures are firstly simplified into bi-layer equivalent structures and both the semi-analytical bifurcation temperature and post-bifurcation warpage predictions are then developed based on their original ideal analytical form for counting the needs in engineering applications. Through the comparison and correction using 3D finite element simulations, the developed models should be effective for providing trend and parameter- dependent predictions. Finally, essential preparations on building process emulator for chip-first or -last processes are presented to serve as the benchmarks for evaluating the performance of subsequent simplified process emulator in packaging warpage analyses.
UR - http://www.scopus.com/inward/record.url?scp=85134698324&partnerID=8YFLogxK
UR - http://www.scopus.com/inward/citedby.url?scp=85134698324&partnerID=8YFLogxK
U2 - 10.1109/ECTC51906.2022.00172
DO - 10.1109/ECTC51906.2022.00172
M3 - Conference contribution
AN - SCOPUS:85134698324
T3 - Proceedings - Electronic Components and Technology Conference
SP - 1068
EP - 1073
BT - Proceedings - IEEE 72nd Electronic Components and Technology Conference, ECTC 2022
PB - Institute of Electrical and Electronics Engineers Inc.
T2 - 72nd IEEE Electronic Components and Technology Conference, ECTC 2022
Y2 - 31 May 2022 through 3 June 2022
ER -