Effects of substrate structure on the warpage of flip chip IC packages

Yong Sen Lee, Pei Yi Lin, Kuo Tsai Wu, Huei Huang Lee, Sheng Jye Hwang

研究成果: Conference contribution

1 引文 斯高帕斯(Scopus)

摘要

Warpage after the encapsulation process is a big concern for the plastic IC packaging industry. Too large warp age in a p ackage will cause serious problems, including lower package reliability and, difficulty with post encapsulation processes such as reflow, etc. Thus, accurate prediction of warpage after the encap sulation p rocess is desirable and a number of research works have been done in this area. M ost p revious researchers have focused on thermal-induced warpage analyses considering only the effects of differences in the thermal expansion coefficients between constituent materials and have neglected cure-induced shrinkage effects. However, ep o xy molding compound (EMC) is a thermosetting plastic material, and the colloids will cause volumetric shrinkage due to cure reactions after heating. Ignoring cure-induced volume change effects will cause miscalculations in the amount of warpage, so it is necessary to take into account cure-induced shrinkage in analyses. Therefore, volume shrinkage caused by b ot h EM C cure and temperature effects are considered in this paper. A flip chip IC package is a package with a substrate. M ost substrates in a flip chip IC are made of layers of printed wire board materials with different thermal expansion coefficients, such as FR4 or core material, Cu, green paint, and solder mask, etc. Therefore, it is also possible to observe volume shrinkage in a substrate due to cure and thermal effects. However, to simplify the problem, the degree of cure of the substrate is assumed to be fully cured during packaging, so cure-induced shrinkage of substrates is ignored in this paper. Only volume changes due to temperature effects are considered for the substrate. The an aly sis started with a mold f illin g simulation, and using the data for the package temperature and pressure, warp age simulat ions were execut ed. EMC properties were obtained using various standard test techniques. The Cross Castro-Macosko viscosity model was used in this paper. Kamal's cure kinetic model was also used, which was measured with a differential scanning calorimeter (DSC). Cure-induced volume changes were e xp r es sed w it h the P-V-T-C equation, which describes the relationship between changes in the cure-induced volume, degree of cure, pressure, and temperature. Determination of the coefficients in the P-V-T-C equation were done by combining the data from a P-V-T-C test machine and the cure kinetic model. Using the actual en gin eering ap p lications to verify the feasibility of the analytical method, it was found that for a flip chip package, warpage analysis considering both cure and thermal-induced shrinkage is more accurate than that considering thermal expansion only. The results also showed that both the EM C cure shrinkage and substrate design play a significant role in warpage analyses for flip chip IC packages.

原文English
主出版物標題13th International Microsystems, Packaging, Assembly and Circuits Technology Conference, IMPACT 2018
發行者IEEE Computer Society
頁面66-70
頁數5
ISBN(電子)9781538656150
DOIs
出版狀態Published - 2018 7月 2
事件13th International Microsystems, Packaging, Assembly and Circuits Technology Conference, IMPACT 2018 - Taipei, Taiwan
持續時間: 2018 10月 242018 10月 26

出版系列

名字Proceedings of Technical Papers - International Microsystems, Packaging, Assembly, and Circuits Technology Conference, IMPACT
2018-October
ISSN(列印)2150-5934
ISSN(電子)2150-5942

Conference

Conference13th International Microsystems, Packaging, Assembly and Circuits Technology Conference, IMPACT 2018
國家/地區Taiwan
城市Taipei
期間18-10-2418-10-26

All Science Journal Classification (ASJC) codes

  • 硬體和架構
  • 控制與系統工程
  • 電氣與電子工程

指紋

深入研究「Effects of substrate structure on the warpage of flip chip IC packages」主題。共同形成了獨特的指紋。

引用此