跳至主導覽 跳至搜尋 跳過主要內容

Efficient memory management scheme for pipelined shared-memory FFT processors

研究成果: Conference contribution

1   連結會在新分頁中開啟 引文 斯高帕斯(Scopus)

摘要

This paper presents an efficient memory management scheme for pipelined shared-memory architectures of the fast Fourier transform (FFT). A multi-path delay commutator (MDC) with a data relocation scheme is developed to merge multiple banks for lowering the area requirement and power dissipation of pipelined shared-memory FFT architectures. Moreover, a generalized memory addressing algorithm that can support mixed-radix MDC architectures is also proposed. The presented architecture outperforms conventional pipelined shared-memory FFT designs, which employ multi-bank memory structures, in terms of the area requirement and power consumption.

原文English
主出版物標題2015 IEEE International Conference on Consumer Electronics - Taiwan, ICCE-TW 2015
發行者Institute of Electrical and Electronics Engineers Inc.
頁面178-179
頁數2
ISBN(電子)9781479987443
DOIs
出版狀態Published - 2015 8月 20
事件2nd IEEE International Conference on Consumer Electronics - Taiwan, ICCE-TW 2015 - Taipei, Taiwan
持續時間: 2015 6月 62015 6月 8

出版系列

名字2015 IEEE International Conference on Consumer Electronics - Taiwan, ICCE-TW 2015

Other

Other2nd IEEE International Conference on Consumer Electronics - Taiwan, ICCE-TW 2015
國家/地區Taiwan
城市Taipei
期間15-06-0615-06-08

All Science Journal Classification (ASJC) codes

  • 人工智慧
  • 電腦網路與通信
  • 電氣與電子工程
  • 儀器
  • 媒體技術

指紋

深入研究「Efficient memory management scheme for pipelined shared-memory FFT processors」主題。共同形成了獨特的指紋。

引用此