TY - JOUR
T1 - Fabrication of horizontal current bipolar transistor (HCBT)
AU - Suligoj, Tomislav
AU - Koričić, Marko
AU - Biljanović, Petar
AU - Wang, Kang L.
N1 - Funding Information:
Manuscript received January 15, 2003; revised April 23, 2003. This work was supported in part by the Ministry of Science and Technology of the Republic of Croatia under Contract 036001. The review of this paper was arranged by Editor J. N. Burghartz.
PY - 2003
Y1 - 2003
N2 - The fabrication and characterization of very compact horizontal current bipolar transistor (HCBT) is presented. The active transistor region is processed in the sidewalls of the n-hill, which makes this structure attractive for the integration with pillar-like CMOS with minimum process additions. HCBT technology is simple with 5 lithography masks. The active n-hills are isolated by newly developed chemical-mechanical planarization (CMP) and etch back of oxide. The 〈110〉 substrate is used for HCBT fabrication utilizing 〈111〉 crystal planes as the active sidewalls. This enables the use of crystallographic dependent etchants for the minimization of the sidewall roughness and dry etching defects, as well as increases the controllability and repeatability of intrinsic transistor doping process. The active transistor regions are processed by angled ion implantation in self-aligned manner. The processed structures result in a cutoff frequency - breakdown voltage (f TBVCEO) product of 69.5 GHzV and current gain - Early voltage (βVA) of 4800 V. The high-frequency characteristics are limited by the wide extrinsic base due to the coarse lithography resolution used for fabrication. It is shown by simulations that the improvement of (f T) and maximum oscillation frequency (fmax) up to 24 and 50 GHz, respectively, can be achieved with finer lithography employed.
AB - The fabrication and characterization of very compact horizontal current bipolar transistor (HCBT) is presented. The active transistor region is processed in the sidewalls of the n-hill, which makes this structure attractive for the integration with pillar-like CMOS with minimum process additions. HCBT technology is simple with 5 lithography masks. The active n-hills are isolated by newly developed chemical-mechanical planarization (CMP) and etch back of oxide. The 〈110〉 substrate is used for HCBT fabrication utilizing 〈111〉 crystal planes as the active sidewalls. This enables the use of crystallographic dependent etchants for the minimization of the sidewall roughness and dry etching defects, as well as increases the controllability and repeatability of intrinsic transistor doping process. The active transistor regions are processed by angled ion implantation in self-aligned manner. The processed structures result in a cutoff frequency - breakdown voltage (f TBVCEO) product of 69.5 GHzV and current gain - Early voltage (βVA) of 4800 V. The high-frequency characteristics are limited by the wide extrinsic base due to the coarse lithography resolution used for fabrication. It is shown by simulations that the improvement of (f T) and maximum oscillation frequency (fmax) up to 24 and 50 GHz, respectively, can be achieved with finer lithography employed.
UR - http://www.scopus.com/inward/record.url?scp=0042026500&partnerID=8YFLogxK
UR - http://www.scopus.com/inward/citedby.url?scp=0042026500&partnerID=8YFLogxK
U2 - 10.1109/TED.2003.813910
DO - 10.1109/TED.2003.813910
M3 - Article
AN - SCOPUS:0042026500
SN - 0018-9383
VL - 50
SP - 1645
EP - 1651
JO - IEEE Transactions on Electron Devices
JF - IEEE Transactions on Electron Devices
IS - 7
ER -