跳至主導覽 跳至搜尋 跳過主要內容

First Demonstration of Defect Elimination for Cryogenic Ge FinFET CMOS Inverter Showing Steep Subthreshold Slope by Using Ge-on-Insulator Structure

  • X. R. Yu
  • , C. C. Hsieh
  • , M. H. Chuang
  • , M. Y. Chiu
  • , T. C. Sun
  • , W. Z. Geng
  • , W. H. Chang
  • , Y. J. Shih
  • , W. H. Lu
  • , W. C. Chang
  • , Y. C. Lin
  • , Y. C. Pai
  • , C. Y. Lai
  • , M. H. Chuang
  • , Y. Dei
  • , C. Y. Yang
  • , H. Y. Lu
  • , N. C. Lin
  • , C. T. Wu
  • , K. H. Kao
  • W. C.Y. Ma, D. D. Lu, Y. J. Lee, G. L. Luo, M. H. Chiang, T. Maeda, W. F. Wu, Y. M. Li, T. H. Hou

研究成果: Conference contribution

2   連結會在新分頁中開啟 引文 斯高帕斯(Scopus)

摘要

This work presents experimental electrical characteristics and circuit prediction at cryogenic temperatures (down to 10 K) for three different kinds of germanium (Ge)-based FETs with advanced Fin/GAA structures. Among them, the layer transferred Ge-on-Insulator (GeOI) FinFET significantly improves its I-V characteristic during cryogenic measurements, such as a steeper subthreshold swing at 10K and a better Ion. The developed GeOI fabrication method provides an effective way to eliminate the defects originating from misfit dislocations at the Ge/Si substrate during epitaxial growth, which would be treated as the key to device performance enhancement under 10 K. According to the measured IV at 10 K and circuit prediction, GeOI FinFETs with high Ge crystallinity are strong candidates for High-Performance-Computing (HPC) applications.

原文English
主出版物標題2023 International Electron Devices Meeting, IEDM 2023
發行者Institute of Electrical and Electronics Engineers Inc.
ISBN(電子)9798350327670
DOIs
出版狀態Published - 2023
事件2023 International Electron Devices Meeting, IEDM 2023 - San Francisco, United States
持續時間: 2023 12月 92023 12月 13

出版系列

名字Technical Digest - International Electron Devices Meeting, IEDM
ISSN(列印)0163-1918

Conference

Conference2023 International Electron Devices Meeting, IEDM 2023
國家/地區United States
城市San Francisco
期間23-12-0923-12-13

All Science Journal Classification (ASJC) codes

  • 電子、光磁材料
  • 凝聚態物理學
  • 電氣與電子工程
  • 材料化學

指紋

深入研究「First Demonstration of Defect Elimination for Cryogenic Ge FinFET CMOS Inverter Showing Steep Subthreshold Slope by Using Ge-on-Insulator Structure」主題。共同形成了獨特的指紋。

引用此