摘要
We discuss the role of power and energy in computation and test efficiency. This is done by the proposal of new computation and test efficiency models that take energy into consideration, followed by the incorporation of these models with the CMOS power consumption model to establish the following observations: 1) low power and high testability need not be competing goals in the design optimization process; 2) high power dissipation during testing may not be an issue, as long as the tester limit is not reached and the chip is not over driven; 3) high-power testing due to high speed and/or high transition activity factor is better in terms of test efficiency; and 4) for a fabricated chip with a prespecified fault coverage, testing energy is roughly constant, independent of the testing power or testing time.
| 原文 | English |
|---|---|
| 頁(從 - 到) | 132-137 |
| 頁數 | 6 |
| 期刊 | Proceedings of the Asian Test Symposium |
| 出版狀態 | Published - 1997 12月 1 |
| 事件 | Proceedings of the 1997 6th Asian Test Symposium - Akita, Jpn 持續時間: 1997 11月 17 → 1997 11月 19 |
UN SDG
此研究成果有助於以下永續發展目標
-
SDG 7 經濟實惠的清潔能源
All Science Journal Classification (ASJC) codes
- 電氣與電子工程
指紋
深入研究「On energy efficiency of VLSI testing」主題。共同形成了獨特的指紋。引用此
- APA
- Author
- BIBTEX
- Harvard
- Standard
- RIS
- Vancouver