Reconfigurable inverse transform architecture for multiple purpose video coding

Tsung Yuan Huang, He Yuan Lin, Chun Fu Chen, Gwo-Giun Lee

研究成果: Conference contribution

2 引文 斯高帕斯(Scopus)

摘要

In this paper, an area efficient reconfigurable inverse transformation architecture for multiple standards is proposed. We present a top-down design methodology with complexity analysis, commonalities extraction, and dataflow modeling to systematically design reconfigurable architecture. By exporting and sharing the commonalities, the adder usage of the proposed reconfigurable inverse transform processing element can be reduced 44% compared with the total amount of adders in performing target inverse transform types. Then, the reconfigurable architecture is synthesized using TSMC 0.18 um library. The working frequency is 108Mhz, which is derived from the dataflow scheduling. The area synthesis result is 32k gates, which indicates that the proposed design has more efficient area than other documented design in VLSI implementation. In addition, the proposed architecture also satisfies the accuracy requirement. Therefore, the proposed design have lower cost and enough flexibility for multi-standard purposes with 19201088 resolution and 64 frames per second and the color format is 420 for real time processing.

原文English
主出版物標題2011 IEEE International Symposium of Circuits and Systems, ISCAS 2011
頁面1223-1226
頁數4
DOIs
出版狀態Published - 2011 8月 2
事件2011 IEEE International Symposium of Circuits and Systems, ISCAS 2011 - Rio de Janeiro, Brazil
持續時間: 2011 5月 152011 5月 18

出版系列

名字Proceedings - IEEE International Symposium on Circuits and Systems
ISSN(列印)0271-4310

Other

Other2011 IEEE International Symposium of Circuits and Systems, ISCAS 2011
國家/地區Brazil
城市Rio de Janeiro
期間11-05-1511-05-18

All Science Journal Classification (ASJC) codes

  • 電氣與電子工程

指紋

深入研究「Reconfigurable inverse transform architecture for multiple purpose video coding」主題。共同形成了獨特的指紋。

引用此