Resource-efficient FPGA architecture and implementation of hough transform

Zhong Ho Chen, Alvin W.Y. Su, Ming Ting Sun

研究成果: Article同行評審

40 引文 斯高帕斯(Scopus)

摘要

Hough transform is widely used for detecting straight lines in an image, but it involves huge computations. For embedded application, field-programmable gate arrays are one of the most used hardware accelerators to achieve real-time implementation of Hough transform. In this paper, we present a resource-efficient architecture and implementation of Hough transform on an FPGA. The incrementing property of Hough transform is described and used to reduce the resource requirement. In order to facilitate parallelism, we divide the image into blocks and apply the incrementing property to pixels within a block and between blocks. Moreover, the locality of Hough transform is analyzed to reduce the memory access. The proposed architecture is implement on an Altera EP2S180F1508C3 device and can operate at a maximum frequency of 200 MHz. It could compute the Hough transform of 512 × 512 test images with 180 orientations in 2.07-3.16 ms without using many FPGA resources (i.e., one could achieve the performance by adopting a low-cost low-end FPGA).

原文English
文章編號5961666
頁(從 - 到)1419-1428
頁數10
期刊IEEE Transactions on Very Large Scale Integration (VLSI) Systems
20
發行號8
DOIs
出版狀態Published - 2012

All Science Journal Classification (ASJC) codes

  • 軟體
  • 硬體和架構
  • 電氣與電子工程

指紋

深入研究「Resource-efficient FPGA architecture and implementation of hough transform」主題。共同形成了獨特的指紋。

引用此