TY - GEN
T1 - Simulation and experiments of fan-out wafer level package during encapsulation
AU - Deng, Shang Shiuan
AU - Hwang, Sheng Jye
AU - Lee, Huei Huang
AU - Huang, Durn Yuan
AU - Chen, Yu Ren
AU - Shen, Geng Shin
PY - 2009
Y1 - 2009
N2 - Wafer level packaging is an important development trend for IC package design. The fan-out wafer level package discussed here has the flip chip form which uses thin-film redistribute then uses solder bump to connect the package to the printed wiring board directly. Liquid compound was used for the encapsulation process. Comparing with wire-bond BGA, the fan-out wafer level package has better electric properties, lower power consumption, and smaller package size. Warpage problem plays an important role in IC encapsulation processes. Previous researchers had focused on warpage analyses with temperature changes between constituent materials and neglected the cure shrinkage effects. However, more and more studies indicate that prediction of warpage according to CTE (Coefficient of Thermal Expansion) was not able to accurately predict the amount of warpage in IC packaging. This paper used mold filling simulation and predicted the amount of warpage considering both thermal and cure induced shrinkage. The liquid compound properties were obtained by various techniques: cure kinetics by differential scanning calorimeter (DSC), cure induced shrinkage by P-V-T-C testing machine. These experimental data were used to formulate the P-V-T-C equation. The P-V-T-C equation was successfully implemented and verified that warpage was governed by both thermal shrinkage and cure shrinkage. The amount of warpage after molding could be accurately predicted with this methodology. The simulation results showed that cure shrinkage of liquid compound was the dominant factor for package warpage after encapsulation. Even after post mold cure, the amount of warpage was still significant.
AB - Wafer level packaging is an important development trend for IC package design. The fan-out wafer level package discussed here has the flip chip form which uses thin-film redistribute then uses solder bump to connect the package to the printed wiring board directly. Liquid compound was used for the encapsulation process. Comparing with wire-bond BGA, the fan-out wafer level package has better electric properties, lower power consumption, and smaller package size. Warpage problem plays an important role in IC encapsulation processes. Previous researchers had focused on warpage analyses with temperature changes between constituent materials and neglected the cure shrinkage effects. However, more and more studies indicate that prediction of warpage according to CTE (Coefficient of Thermal Expansion) was not able to accurately predict the amount of warpage in IC packaging. This paper used mold filling simulation and predicted the amount of warpage considering both thermal and cure induced shrinkage. The liquid compound properties were obtained by various techniques: cure kinetics by differential scanning calorimeter (DSC), cure induced shrinkage by P-V-T-C testing machine. These experimental data were used to formulate the P-V-T-C equation. The P-V-T-C equation was successfully implemented and verified that warpage was governed by both thermal shrinkage and cure shrinkage. The amount of warpage after molding could be accurately predicted with this methodology. The simulation results showed that cure shrinkage of liquid compound was the dominant factor for package warpage after encapsulation. Even after post mold cure, the amount of warpage was still significant.
UR - http://www.scopus.com/inward/record.url?scp=77950817235&partnerID=8YFLogxK
UR - http://www.scopus.com/inward/citedby.url?scp=77950817235&partnerID=8YFLogxK
U2 - 10.1109/IMPACT.2009.5382306
DO - 10.1109/IMPACT.2009.5382306
M3 - Conference contribution
AN - SCOPUS:77950817235
SN - 9781424443413
T3 - IMPACT Conference 2009 International 3D IC Conference - Proceedings
SP - 48
EP - 51
BT - IMPACT Conference 2009 International 3D IC Conference - Proceedings
T2 - IMPACT Conference 2009 International 3D IC Conference
Y2 - 21 October 2009 through 23 October 2009
ER -