Structure-based specification-constrained test frequency generation for linear analog circuits

Soon Jyh Chang, Chung Len Lee, Jwu E. Chen

研究成果: Article同行評審

摘要

In this paper, an approach to generating the sinusoidal stimulus of the right frequency of a linear analog circuit for testing circuit parameter faults under the constraints of the specifications of the circuit under test (CUT) is presented. This approach considers tolerance bounds due to fabrication process fluctuations of tested parameters using a statistical model and maps them to an accepted region of the observed signature of the CUT. The generated test stimulus is derived based on a proposed testing confidence level. Test generation procedures for both the monotonic and non-monotonic relationships between the signature and the parameter are proposed and demonstrated. The procedures are applied to a continuous time state-variable filter example circuit to show the effectiveness of the methodology.

原文English
頁(從 - 到)637-651
頁數15
期刊Journal of Information Science and Engineering
19
發行號4
出版狀態Published - 2003 7月

All Science Journal Classification (ASJC) codes

  • 軟體
  • 人機介面
  • 硬體和架構
  • 圖書館與資訊科學
  • 計算機理論與數學

指紋

深入研究「Structure-based specification-constrained test frequency generation for linear analog circuits」主題。共同形成了獨特的指紋。

引用此