Testing MRAM for write disturbance fault

Chin Lung Su, Chih Wea Tsai, Cheng Wen Wu, Chien Chung Hung, Young Shying Chen, Ming Jer Kao

研究成果: Conference contribution

22 引文 斯高帕斯(Scopus)

摘要

The Magnetic Random Access Memory (MRAM) is considered one of the potential candidates that will replace current on-chip memories (RAM, EEPROM, and flash memory) in the future. The MRAM is fast and does not need a high supply voltage for Read/Write operations. It can also endure almost unlimited Read/Write cycles. These combined advantages of RAM and flash memory make it a potential choice for SOC. In this paper, we present the Write Disturbance Fault (WDF) model for MRAM, i.e., a fault that affects the data stored in the MRAM cells due to excessive magnetic field during the Write operation. The proposed WDF model is justified by chip measurement results. We also construct the SPICE macro model for the magnetic tunneling junction (MTJ) device of the toggle MRAM to obtain circuit simulation results. An MRAM chip has been designed and fabricated using a CMOS-based 0.18μm technology. We also present an MRAM fault simulator called RAMSES-M, based on which we derive the shortest test for the proposed WDF model. The test is shown to be better and more robust as compared with March C-. Finally, we present a March 17N diagnosis algorithm for identifying the WDF.

原文English
主出版物標題2006 IEEE International Test Conference, ITC
發行者Institute of Electrical and Electronics Engineers Inc.
ISBN(列印)1424402921, 9781424402922
DOIs
出版狀態Published - 2007 12月 1
事件2006 IEEE International Test Conference, ITC - Santa Clara, CA, United States
持續時間: 2006 10月 222006 10月 27

出版系列

名字Proceedings - International Test Conference
ISSN(列印)1089-3539

Conference

Conference2006 IEEE International Test Conference, ITC
國家/地區United States
城市Santa Clara, CA
期間06-10-2206-10-27

All Science Journal Classification (ASJC) codes

  • 電氣與電子工程
  • 應用數學

指紋

深入研究「Testing MRAM for write disturbance fault」主題。共同形成了獨特的指紋。

引用此