VLSI implementation of lifting discrete wavelet transform using the 5/3 filter

研究成果: Article同行評審

9 引文 斯高帕斯(Scopus)

摘要

In this paper, a VLSI architecture for lifting-based discrete wavelet transform (LDWT) is presented. Our architecture folds the computations of all resolution levels into the same low-pass and high-pass units to achieve higher hardware utilization. Due to the regular and flexible structure of the design, its area is independent of the length of the 1-D input sequence, and its latency is independent of the number of resolution levels. For the computations of analysis process of N-sample 1-D 3-level LDWT, our design takes about N clock cycles and requires 2 multipliers, 4 adders, and 22 registers. It is fabricated with TSMC 0.35-μm cell library and has a die size of 1.2 x 1.2 mm2. The power dissipation of the chip is about 0.4W at the clock rate of 80MHz.

原文English
頁(從 - 到)1893-1897
頁數5
期刊IEICE Transactions on Information and Systems
E85-D
發行號12
出版狀態Published - 2002 12月

All Science Journal Classification (ASJC) codes

  • 軟體
  • 硬體和架構
  • 電腦視覺和模式識別
  • 電氣與電子工程
  • 人工智慧

指紋

深入研究「VLSI implementation of lifting discrete wavelet transform using the 5/3 filter」主題。共同形成了獨特的指紋。

引用此